Pipelined ADC Design and Enhancement Techniques

Pipelined ADCs have seen phenomenal improvements in performance over the last few years. As such, when designing a pipelined ADC a clear understanding of the design tradeoffs, and state of the art techniques is required to implement today's high performance low power ADCs. Written for both rese...

Full description

Bibliographic Details
Main Author: Ahmed, Imran. (Author)
Corporate Author: SpringerLink (Online service)
Format: Electronic
Language:English
Published: Dordrecht : Springer Netherlands, 2010.
Series:Analog Circuits and Signal Processing
Subjects:
Online Access:https://ezaccess.library.uitm.edu.my/login?url=http://ezaccess.library.uitm.edu.my/login?url=http://dx.doi.org/10.1007/978-90-481-8652-5
LEADER 03227nam a22004575i 4500
001 12000
003 DE-He213
005 20130725205720.0
007 cr nn 008mamaa
008 110414s2010 ne | s |||| 0|eng d
020 # # |a 9789048186525  |9 978-90-481-8652-5 
024 7 # |a 10.1007/978-90-481-8652-5  |2 doi 
050 # 4 |a TK7888.4 
072 # 7 |a TJFC  |2 bicssc 
072 # 7 |a TEC008010  |2 bisacsh 
082 0 4 |a 621.3815  |2 23 
100 1 # |a Ahmed, Imran.  |e author. 
245 1 0 |a Pipelined ADC Design and Enhancement Techniques  |c by Imran Ahmed.  |h [electronic resource] / 
264 # 1 |a Dordrecht :  |b Springer Netherlands,  |c 2010. 
300 # # |a XXV, 200p.  |b online resource. 
336 # # |a text  |b txt  |2 rdacontent 
337 # # |a computer  |b c  |2 rdamedia 
338 # # |a online resource  |b cr  |2 rdacarrier 
347 # # |a text file  |b PDF  |2 rda 
490 1 # |a Analog Circuits and Signal Processing 
505 0 # |a Chapter 1: Introduction -- SECTION I: PIPELINED ADC DESIGN. Chapter 2: ADC Architectures. Chapter 3: Pipelined ADC Architecture Overview. Chapter 4: Scaling Power with Sampling rate in an ADC. Chapter 5: State of the art Pipelined ADC Design -- SECTION II: PIPELINED ADC ENHANCEMENT TECHNIQUES. Chapter 6: Rapid calibration of DAC and gain errors in a multi-bit pipeline stage. Chapter 7: A Power Scalable and Low Power Pipelined ADC. Chapter 8: A sub-sampling ADC with embedded sample-and-hold. Chapter 9: A capacitive charge pump based low power pipelined ADC. Chapter 10: Summary -- References. Index. 
520 # # |a Pipelined ADCs have seen phenomenal improvements in performance over the last few years. As such, when designing a pipelined ADC a clear understanding of the design tradeoffs, and state of the art techniques is required to implement today's high performance low power ADCs. Written for both researchers and professionals, Pipelined ADC Design and Enhancement Techniques provides: i.) A tutorial discussion, for those new to pipelined ADCs, of the basic design and tradeoffs involved in designing a pipelined ADC ii.) A detailed discussion of four novel silicon tested pipelined ADC topologies geared towards those looking to gain insight into state-of-the-art design in the area. The ADCs detailed include: - An 11-bit 45MS/s ADC which rapidly digitally calibrates in the background both DAC and gain errors - A 10-bit ADC with power scalable between 50MS/s (35mW) to 1kS/s (15æW) - A 10-bit ADC for use in sub-sampled systems with a technique to eliminate the front-end sample-and-hold - A 10-bit, 50MS/s ADC which uses a capacitive charge pump based approach to enable a very small power consumption of 9.9mW. 
650 # 0 |a Engineering. 
650 # 0 |a Computer science. 
650 # 0 |a Systems engineering. 
650 1 4 |a Engineering. 
650 2 4 |a Circuits and Systems. 
650 2 4 |a Processor Architectures. 
710 2 # |a SpringerLink (Online service) 
773 0 # |t Springer eBooks 
776 0 8 |i Printed edition:  |z 9789048186518 
830 # 0 |a Analog Circuits and Signal Processing 
856 4 0 |u https://ezaccess.library.uitm.edu.my/login?url=http://ezaccess.library.uitm.edu.my/login?url=http://dx.doi.org/10.1007/978-90-481-8652-5 
912 # # |a ZDB-2-ENG 
950 # # |a Engineering (Springer-11647)