The gm/ID Methodology, A Sizing Tool for Low-voltage Analog CMOS Circuits The semi-empirical and compact model approaches /

How to determine transistor sizes and currents when the supply voltages of analog CMOS circuits do not exceed 1.2V and transistors operate in weak, moderate or strong inversion? The gm/ID methodology offers a solution provided a reference transconductance over drain current ratio is available. The r...

Full description

Bibliographic Details
Main Author: Jespers, Paul. (Author)
Corporate Author: SpringerLink (Online service)
Format: Electronic
Language:English
Published: Boston, MA : Springer US, 2010.
Series:Analog Circuits and Signal Processing
Subjects:
Online Access:https://ezaccess.library.uitm.edu.my/login?url=http://dx.doi.org/10.1007/978-0-387-47101-3
LEADER 02893nam a22004695i 4500
001 8276
003 DE-He213
005 20130725194001.0
007 cr nn 008mamaa
008 100301s2010 xxu| s |||| 0|eng d
020 # # |a 9780387471013  |9 978-0-387-47101-3 
024 7 # |a 10.1007/978-0-387-47101-3  |2 doi 
050 # 4 |a TK7888.4 
072 # 7 |a TJFC  |2 bicssc 
072 # 7 |a TEC008010  |2 bisacsh 
082 0 4 |a 621.3815  |2 23 
100 1 # |a Jespers, Paul.  |e author. 
245 1 4 |a The gm/ID Methodology, A Sizing Tool for Low-voltage Analog CMOS Circuits  |b The semi-empirical and compact model approaches /  |c by Paul Jespers.  |h [electronic resource] : 
264 # 1 |a Boston, MA :  |b Springer US,  |c 2010. 
300 # # |a XVI, 171p.  |b online resource. 
336 # # |a text  |b txt  |2 rdacontent 
337 # # |a computer  |b c  |2 rdamedia 
338 # # |a online resource  |b cr  |2 rdacarrier 
347 # # |a text file  |b PDF  |2 rda 
490 1 # |a Analog Circuits and Signal Processing 
520 # # |a How to determine transistor sizes and currents when the supply voltages of analog CMOS circuits do not exceed 1.2V and transistors operate in weak, moderate or strong inversion? The gm/ID methodology offers a solution provided a reference transconductance over drain current ratio is available. The reference may be the result of measurements carried out on real physical transistors or advanced models. The reference may also take advantage of a compact model. In The gm/ID Methodology, a Sizing Tool for Low-Voltage Analog CMOS Circuits, we compare the semi-empirical to the compact model approach. Small numbers of parameters make the compact model attractive for the model paves the way towards analytic expressions unaffordable otherwise. The E.K.V model is a good candidate, but when it comes to short channel devices, compact models are either inaccurate or loose straightforwardness. Because sizing requires basically a reliable large signal representation of MOS transistors, we investigate the potential of the E.K.V model when its parameters are supposed to be bias dependent. The model-driven and semi-empirical methods are compared considering the Intrinsic Gain Stage and a few more complex circuits. A series of MATLAB files found on extras-springer.com allow redoing the tests. 
650 # 0 |a Engineering. 
650 # 0 |a Computer science. 
650 # 0 |a Systems engineering. 
650 1 4 |a Engineering. 
650 2 4 |a Circuits and Systems. 
650 2 4 |a Processor Architectures. 
650 2 4 |a Solid State Physics. 
650 2 4 |a Spectroscopy and Microscopy. 
710 2 # |a SpringerLink (Online service) 
773 0 # |t Springer eBooks 
776 0 8 |i Printed edition:  |z 9780387471006 
830 # 0 |a Analog Circuits and Signal Processing 
856 4 0 |u https://ezaccess.library.uitm.edu.my/login?url=http://dx.doi.org/10.1007/978-0-387-47101-3 
912 # # |a ZDB-2-ENG 
950 # # |a Engineering (Springer-11647)