|
|
|
|
LEADER |
03067nam a22005055i 4500 |
001 |
23729 |
003 |
DE-He213 |
005 |
20151204143900.0 |
007 |
cr nn 008mamaa |
008 |
100301s2004 xxu| s |||| 0|eng d |
020 |
# |
# |
|a 9781402026133
|9 978-1-4020-2613-3
|
024 |
7 |
# |
|a 10.1007/b105299
|2 doi
|
050 |
# |
4 |
|a TK7885-7895
|
072 |
# |
7 |
|a UY
|2 bicssc
|
072 |
# |
7 |
|a COM059000
|2 bisacsh
|
082 |
0 |
4 |
|a 621.39
|2 23
|
100 |
1 |
# |
|a Pavan, Paolo.
|e author.
|
245 |
1 |
0 |
|a Floating Gate Devices: Operation and Compact Modeling
|c by Paolo Pavan, Luca Larcher, Andrea Marmiroli.
|h [electronic resource] /
|
264 |
# |
1 |
|a Boston, MA :
|b Springer US,
|c 2004.
|
300 |
# |
# |
|a XV, 131 p.
|b online resource.
|
336 |
# |
# |
|a text
|b txt
|2 rdacontent
|
337 |
# |
# |
|a computer
|b c
|2 rdamedia
|
338 |
# |
# |
|a online resource
|b cr
|2 rdacarrier
|
347 |
# |
# |
|a text file
|b PDF
|2 rda
|
505 |
0 |
# |
|a Principles of Floating Gate Devices -- DC Conditions: Read -- Transient Conditions: Program and Erase -- Further Possibilities of FG Device Compact Models -- Non Volatile Memory Devices.
|
520 |
# |
# |
|a Floating Gate Devices: Operation and Compact Modeling focuses on standard operations and compact modeling of memory devices based on Floating Gate architecture. Floating Gate devices are the building blocks of Flash, EPROM, EEPROM memories. Flash memories, which are the most versatile nonvolatile memories, are widely used to store code (BIOS, Communication protocol, Identification code,) and data (solid-state Hard Disks, Flash cards for digital cameras,). The reader, who deals with Floating Gate memory devices at different levels - from test-structures to complex circuit design - will find an essential explanation on device physics and technology, and also circuit issues which must be fully understood while developing a new device. Device engineers will use this book to find simplified models to design new process steps or new architectures. Circuit designers will find the basic theory to understand the use of compact models to validate circuits against process variations and to evaluate the impact of parameter variations on circuit performances. Floating Gate Devices: Operation and Compact Modeling is meant to be a basic tool for designing the next generation of memory devices based on FG technologies.
|
650 |
# |
0 |
|a Computer science.
|
650 |
# |
0 |
|a Microprocessors.
|
650 |
# |
0 |
|a Computer engineering.
|
650 |
# |
0 |
|a Electrical engineering.
|
650 |
# |
0 |
|a Electronic circuits.
|
650 |
1 |
4 |
|a Computer Science.
|
650 |
2 |
4 |
|a Computer Engineering.
|
650 |
2 |
4 |
|a Circuits and Systems.
|
650 |
2 |
4 |
|a Electrical Engineering.
|
650 |
2 |
4 |
|a Processor Architectures.
|
700 |
1 |
# |
|a Larcher, Luca.
|e author.
|
700 |
1 |
# |
|a Marmiroli, Andrea.
|e author.
|
710 |
2 |
# |
|a SpringerLink (Online service)
|
773 |
0 |
# |
|t Springer eBooks
|
776 |
0 |
8 |
|i Printed edition:
|z 9781402077319
|
856 |
4 |
0 |
|u https://ezaccess.library.uitm.edu.my/login?url=http://dx.doi.org/10.1007/b105299
|z View fulltext via EzAccess
|
912 |
# |
# |
|a ZDB-2-SCS
|
912 |
# |
# |
|a ZDB-2-BAE
|
950 |
# |
# |
|a Computer Science (Springer-11645)
|