Parasitic-Aware Optimization of CMOS RF Circuits

In the arena of Parasitic-Aware Design of CMOS RF Circuits, efforts are aimed at the realization of true single-chip radios with few, if any, off-chip components. Ironically, the on-chip passive components required for RF integration pose miore serious challenges to SOC integration than the active C...

Full description

Bibliographic Details
Main Authors: Allstot, David J. (Author), Choi, Kiyong. (Author), Park, Jinho. (Author)
Corporate Author: SpringerLink (Online service)
Format: Electronic
Language:English
Published: Boston, MA : Springer US, 2003.
Subjects:
Online Access:View fulltext via EzAccess
LEADER 03022nam a22004575i 4500
001 23242
003 DE-He213
005 20151204151128.0
007 cr nn 008mamaa
008 100301s2003 xxu| s |||| 0|eng d
020 # # |a 9780306481291  |9 978-0-306-48129-1 
024 7 # |a 10.1007/b101853  |2 doi 
050 # 4 |a TK7888.4 
072 # 7 |a TJFC  |2 bicssc 
072 # 7 |a TEC008010  |2 bisacsh 
082 0 4 |a 621.3815  |2 23 
100 1 # |a Allstot, David J.  |e author. 
245 1 0 |a Parasitic-Aware Optimization of CMOS RF Circuits  |c by David J. Allstot, Kiyong Choi, Jinho Park.  |h [electronic resource] / 
264 # 1 |a Boston, MA :  |b Springer US,  |c 2003. 
300 # # |a XVII, 162 p. 28 illus.  |b online resource. 
336 # # |a text  |b txt  |2 rdacontent 
337 # # |a computer  |b c  |2 rdamedia 
338 # # |a online resource  |b cr  |2 rdacarrier 
347 # # |a text file  |b PDF  |2 rda 
505 0 # |a Background On Parasitic-Aware Optimization -- Modeling of On-Chip Passive and Active Components -- Parasitic-Aware Optimization -- Optimization of CMOS RP Circuits -- Optimization of CMOS Low Noise Amplifiers -- Optimization of CMOS Mixers -- Optimization of CMOS Oscillators -- Optimization of CMOS RF Power Amplifiers -- Optimization of Ultra-Wideband Amplifiers. 
520 # # |a In the arena of Parasitic-Aware Design of CMOS RF Circuits, efforts are aimed at the realization of true single-chip radios with few, if any, off-chip components. Ironically, the on-chip passive components required for RF integration pose miore serious challenges to SOC integration than the active CMOS and BJT devices. This is not surprising since modern digital IC designs are dominated as much, or more, by interconnectg characteristics than by active device properties. In any event, the co-integration of active and passive devices in RFIC design represents a serious design problem and an even more daunting manufacturing challenge. If conventional mixed-signal design techniques are employed, parasitics associated with passive elements (resistors, capacitors, inductors, transformers, pads, etc.) and the package effectively de-tune RF circuits rendering them sub-optimal or virtually useless. Hence, dealing with parasitics in an effective way as part of the design process is an essential emerging methodology in modern SOC design. The parasitic-aware RF circuit synthesis techinques described in this book effectively address this critical problem. 
650 # 0 |a Engineering. 
650 # 0 |a Electrical engineering. 
650 # 0 |a Electronic circuits. 
650 1 4 |a Engineering. 
650 2 4 |a Circuits and Systems. 
650 2 4 |a Electrical Engineering. 
700 1 # |a Choi, Kiyong.  |e author. 
700 1 # |a Park, Jinho.  |e author. 
710 2 # |a SpringerLink (Online service) 
773 0 # |t Springer eBooks 
776 0 8 |i Printed edition:  |z 9781402073991 
856 4 0 |u https://ezaccess.library.uitm.edu.my/login?url=http://dx.doi.org/10.1007/b101853  |z View fulltext via EzAccess 
912 # # |a ZDB-2-ENG 
912 # # |a ZDB-2-BAE 
950 # # |a Engineering (Springer-11647)