|
|
|
|
LEADER |
03748nam a22005175i 4500 |
001 |
22901 |
003 |
DE-He213 |
005 |
20151204173924.0 |
007 |
cr nn 008mamaa |
008 |
100301s2002 xxu| s |||| 0|eng d |
020 |
# |
# |
|a 9780306475177
|9 978-0-306-47517-7
|
024 |
7 |
# |
|a 10.1007/b116430
|2 doi
|
050 |
# |
4 |
|a QA75.5-76.95
|
072 |
# |
7 |
|a UY
|2 bicssc
|
072 |
# |
7 |
|a UYA
|2 bicssc
|
072 |
# |
7 |
|a COM014000
|2 bisacsh
|
072 |
# |
7 |
|a COM031000
|2 bisacsh
|
082 |
0 |
4 |
|a 004.0151
|2 23
|
110 |
2 |
# |
|a RUBICAD Corporation.
|e author.
|
245 |
1 |
0 |
|a Automatic Layout Modification
|b Including design reuse of the Alpha CPU in 0.13 micron SOI technology.
|h [electronic resource] :
|
264 |
# |
1 |
|a Boston, MA :
|b Springer US,
|c 2002.
|
300 |
# |
# |
|a XVI, 226 p.
|b online resource.
|
336 |
# |
# |
|a text
|b txt
|2 rdacontent
|
337 |
# |
# |
|a computer
|b c
|2 rdamedia
|
338 |
# |
# |
|a online resource
|b cr
|2 rdacarrier
|
347 |
# |
# |
|a text file
|b PDF
|2 rda
|
505 |
0 |
# |
|a to IC Physical Design Reuse -- Physical Design Reuse In The SOC Era: Luxury or Necessity? -- Boosting Design Capabilities with Automatic Layout Modification Technology -- Characteristics and Functionalities of an Automatic Layout Modification Tool Suite -- Integrating Automatic Layout Modification and Physical Design Reuse into Existing Design Flows -- Applying Physical Design Reuse to Different Design Types with Automatic Layout Modification Technology -- Layout Guidelines for Physical Design Reuse and Automatic Layout Modification -- Guide to Physical Design Reuse Tools: Uses and Functions -- General Layout Modification Design Flow as Applied to the Alpha CPU Migration -- Aspects of Memory Conversion Projects -- Aspects of Library Conversion Projects.
|
520 |
# |
# |
|a Design reuse techniques have become the subject of books, conferences, and podium discussions over the last few years. However, most discussions focus on higher-level abstraction like RTL descriptions, which can be synthesized. Design reuse is often seen as an add-on to normal design activity, or a special design task that is not an integrated part of the existing design flow. This may all be true for the ASIC world, but not for high-speed, high-performance microprocessors. In the field of high-speed microprocessors, design reuse is an integrated part of the design flow. The method of choice in this demanding field was, and is always, physical design reuse at the layout level. In the past, the practical implementations of this method were linear shrinks and the lambda approach. With the scaling of process technology down to 0.18 micron and below, this approach lost steam and became inefficient. The only viable solution is a method, which is now called Automatic Layout Modification (ALM). It combines compaction, mask manipulation, and correction with powerful capabilities. Automatic Layout Modification, Including design reuse of the Alpha CPU in 0.13 micron SOI technology is a welcome effort to improving some of the practices in chip design today.
|
650 |
# |
0 |
|a Computer science.
|
650 |
# |
0 |
|a Computers.
|
650 |
# |
0 |
|a Computer-aided engineering.
|
650 |
# |
0 |
|a Electrical engineering.
|
650 |
# |
0 |
|a Electronic circuits.
|
650 |
1 |
4 |
|a Computer Science.
|
650 |
2 |
4 |
|a Theory of Computation.
|
650 |
2 |
4 |
|a Circuits and Systems.
|
650 |
2 |
4 |
|a Computer-Aided Engineering (CAD, CAE) and Design.
|
650 |
2 |
4 |
|a Electrical Engineering.
|
700 |
1 |
# |
|a Reinhardt, Michael.
|e author.
|
710 |
2 |
# |
|a SpringerLink (Online service)
|
773 |
0 |
# |
|t Springer eBooks
|
776 |
0 |
8 |
|i Printed edition:
|z 9781402070914
|
856 |
4 |
0 |
|u https://ezaccess.library.uitm.edu.my/login?url=http://dx.doi.org/10.1007/b116430
|z View fulltext via EzAccess
|
912 |
# |
# |
|a ZDB-2-SCS
|
912 |
# |
# |
|a ZDB-2-BAE
|
950 |
# |
# |
|a Computer Science (Springer-11645)
|