Debugging at the Electronic System Level

Debugging becomes more and more the bottleneck to chip design productivity, especially while developing modern complex integrated circuits and systems at the Electronic System Level (ESL). Today, debugging is still an unsystematic and lengthy process. Here, a simple reporting of a failure is not eno...

Full description

Bibliographic Details
Main Authors: Rogin, Frank. (Author), Drechsler, Rolf. (Author)
Corporate Author: SpringerLink (Online service)
Format: Electronic
Language:English
Published: Dordrecht : Springer Netherlands : Imprint: Springer, 2010.
Subjects:
Online Access:https://ezaccess.library.uitm.edu.my/login?url=http://dx.doi.org/10.1007/978-90-481-9255-7
LEADER 02739nam a22004335i 4500
001 12107
003 DE-He213
005 20130725200521.0
007 cr nn 008mamaa
008 100623s2010 ne | s |||| 0|eng d
020 # # |a 9789048192557  |9 978-90-481-9255-7 
024 7 # |a 10.1007/978-90-481-9255-7  |2 doi 
050 # 4 |a TK7888.4 
072 # 7 |a TJFC  |2 bicssc 
072 # 7 |a TEC008010  |2 bisacsh 
082 0 4 |a 621.3815  |2 23 
100 1 # |a Rogin, Frank.  |e author. 
245 1 0 |a Debugging at the Electronic System Level  |c by Frank Rogin, Rolf Drechsler.  |h [electronic resource] / 
264 # 1 |a Dordrecht :  |b Springer Netherlands :  |b Imprint: Springer,  |c 2010. 
300 # # |a XVIII, 200p.  |b online resource. 
336 # # |a text  |b txt  |2 rdacontent 
337 # # |a computer  |b c  |2 rdamedia 
338 # # |a online resource  |b cr  |2 rdacarrier 
347 # # |a text file  |b PDF  |2 rda 
520 # # |a Debugging becomes more and more the bottleneck to chip design productivity, especially while developing modern complex integrated circuits and systems at the Electronic System Level (ESL). Today, debugging is still an unsystematic and lengthy process. Here, a simple reporting of a failure is not enough, anymore. Rather, it becomes more and more important not only to find many errors early during development but also to provide efficient methods for their isolation. In Debugging at the Electronic System Level the state-of-the-art of modeling and verification of ESL designs is reviewed. There, a particular focus is taken onto SystemC. Then, a reasoning hierarchy is introduced. The hierarchy combines well-known debugging techniques with whole new techniques to improve the verification efficiency at ESL. The proposed systematic debugging approach is supported amongst others by static code analysis, debug patterns, dynamic program slicing, design visualization, property generation, and automatic failure isolation. All techniques were empirically evaluated using real-world industrial designs. Summarized, the introduced approach enables a systematic search for errors in ESL designs. Here, the debugging techniques improve and accelerate error detection, observation, and isolation as well as design understanding. 
650 # 0 |a Engineering. 
650 # 0 |a Computer science. 
650 # 0 |a Systems engineering. 
650 1 4 |a Engineering. 
650 2 4 |a Circuits and Systems. 
650 2 4 |a Processor Architectures. 
700 1 # |a Drechsler, Rolf.  |e author. 
710 2 # |a SpringerLink (Online service) 
773 0 # |t Springer eBooks 
776 0 8 |i Printed edition:  |z 9789048192540 
856 4 0 |u https://ezaccess.library.uitm.edu.my/login?url=http://dx.doi.org/10.1007/978-90-481-9255-7 
912 # # |a ZDB-2-ENG 
950 # # |a Engineering (Springer-11647)